首页 | 本学科首页   官方微博 | 高级检索  
     


A 64-Mb DRAM with meshed power line
Authors:Yamada  T Nakata  Y Hasegawa  J Amano  N Shibayama  A Sasago  M Matsuo  N Yabu  T Matsumoto  S Okada  S Inoue  M
Affiliation:Matsushita Electr. Ind. Co. Ltd., Osaka;
Abstract:A 64-Mb dynamic RAM (DRAM) has been developed with a meshed power line (MPL) and a quasi-distributed sense-amplifier driver (qDSAD) scheme. It realizes high speed, tRAS=50 ns (typical) at Vcc=3.3 V, and 16-b input/output (I/O). This MPL+qDSAD scheme can reduce sensing delay caused by the metal layer resistance. Furthermore, to suppress crosstalk noise, a VSS shield peripheral layout scheme has been introduced, which also widens power line widths. This 64-Mb DRAM was fabricated with 0.4-μm CMOS technology using KrF excimer laser lithography. A newly developed memory cell structure, the tunnel-shaped stacked-capacitor cell (TSSC), was adapted to this 64-Mb DRAM
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号