Phase Detectors/Phase Frequency Detectors for High Performance PLLs |
| |
Authors: | Hiroyasu Yoshizawa Kenji Taniguchi Kenichi Nakashi |
| |
Affiliation: | (1) Department of Electronics, Graduate School of Information Science and Electrical Engineering, Kyushu University, Japan;(2) Department of Electronics and Information Engineering, Kurume Institute of Technology, Japan;(3) Department of Electrical and Electronic Systems Engineering, Graduate School of Information Science and Electrical Engineering, Kyushu University, Japan |
| |
Abstract: | Phase Frequency Detectors (PFDs) for use in clock distribution PLLs and Phase Detectors (PDs) for clock recovery PLLs that we have proposed recently to achieve high performance are reviewed and discussed. For the PFD, operating speed limitation and phase detecting characteristics are improved with two kinds of approaches, i.e., gate/logic design and configuration design. For the PD, a simple compensation technique to prevent the deterioration of the phase detecting characteristics by D-F/F and a new PD with delay cell of VCO replica are proposed to reduce the jitter caused by PD. By SPICE simulations and experiments, it is confirmed that the maximum operating speed of PFD is improved to more than twice of conventional one and the jitter caused by PD is reduced to a minimum level. |
| |
Keywords: | PLL PD PFD dynamic CMOS logic feedforward reset delay cell with VCO replica |
本文献已被 SpringerLink 等数据库收录! |
|