首页 | 本学科首页   官方微博 | 高级检索  
     

高效实现FPGA数字下变频的多类滤波器分组级联技术
引用本文:朱涛玉,余志勇.高效实现FPGA数字下变频的多类滤波器分组级联技术[J].现代电子技术,2008,31(23).
作者姓名:朱涛玉  余志勇
作者单位:第二炮兵工程学院,陕西,西安,710025
摘    要:对各种实现数字下变频的方法进行比较,在对数字下变频已有的许多高效的算法做了总结和归纳后,为了解决系统实现时乘法器需求过高的局限,通过合理的滤波器分解和级联、选择适当的滤波器系数和流水线技术,给出了系统的FPGA实现方案,并在Virtex-5上给出了Verilog具体实现和仿真,结果证明:FPGA设计的DDC各项指标满足系统设计要求。

关 键 词:FPGA  数字下变频  FIR滤波器  CIC  抽取

Implement on Cascade Division of Multi-types Filter about FPGA DDC
ZHU Taoyu,YU Zhiyong.Implement on Cascade Division of Multi-types Filter about FPGA DDC[J].Modern Electronic Technique,2008,31(23).
Authors:ZHU Taoyu  YU Zhiyong
Abstract:At first,many methods of achieving DDC are compared.After many efficient arithmetic of DDC are summarized and concluded,the disadvantage of requiring too many multiplicators when actualize the system is resolved by decomposing and series-linking of filters and choosing coefficients of filters correctly as well as using pipeline patterns.At last,the scheme which is implemented by FPGA is presented as well as the realizing and emulating by Verilog on Virtex-5 are given.The conclusion is:all of the functions and performance demanding of DDC which are accomplished by FPGA are satisfied.
Keywords:FPGA  DDC  FIR  CIC  decimator  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号