首页 | 本学科首页   官方微博 | 高级检索  
     

亚70nm CMOS工艺低漏电流、高噪声容限的低功耗多输入多米诺或门的设计
引用本文:郭宝增,宫娜,汪金辉. 亚70nm CMOS工艺低漏电流、高噪声容限的低功耗多输入多米诺或门的设计[J]. 半导体学报, 2006, 27(5): 804-811
作者姓名:郭宝增  宫娜  汪金辉
作者单位:1. 河北大学电子信息工程学院,保定,071002
2. 北京工业大学电子信息与控制工程学院,北京,100022
摘    要:提出了两种新的电路技术,在降低多输入多米诺"或门"的动态功耗的同时减小了漏电流,并提高了电路的噪声容限.采用新的电路技术设计了八输入多米诺"或门"并基于45nm BSIM4 SPICE 模型对其进行了模拟.模拟结果表明,设计的两种新多米诺电路在同样的噪声容限下有效地降低了动态功耗,减小了总的漏电流,同时提高了工作速度.与双阈值多米诺电路相比,设计的两种电路动态功耗分别降低了8.8%和11.8%,电路速度分别提高了9.5%和13.7%,同时总的漏电流分别降低了80.8%和82.4%.基于模拟结果,也分析了双阈值多米诺电路中求值点的不同逻辑状态对总的漏电流的影响.

关 键 词:低功耗  漏电流  多米诺或门  噪声容限
收稿时间:2015-08-20

Designing Leakage-Tolerant and Noise-Immune Enhanced Low Power Wide OR Dominos in Sub-70nm CMOS Technologies
Guo Baozeng, Gong Na, Wang Jinhui. Designing Leakage-Tolerant and Noise-Immune Enhanced Low Power Wide OR Dominos in Sub-70nm CMOS Technologies[J]. Journal of Semiconductors, 2006, In Press. Guo B Z, Gong N, Wang J H. Designing Leakage-Tolerant and Noise-Immune Enhanced Low Power Wide OR Dominos in Sub-70nm CMOS Technologies[J]. Chin. J. Semicond., 2006, 27(5): 804.Export: BibTex EndNote
Authors:Guo Baozeng  Gong Na  Wang Jinhui
Affiliation:College of Electronic and Information Engineering,Hebei University,Baoding 071002,China;College of Electronic and Information Engineering,Hebei University,Baoding 071002,China;Laboratory of VLSI & Systems,College of Electronic Information & Control Engineering,Beijing University of Technology,Beijing 100022,China
Abstract:Two new circuit techniques to suppress leakage currents and enhance noise immunity while decreasing the active power are proposed.Eight-input OR gate circuits constructed with these techniques are simulated using 45nm BSIM4 SPICE models in HSPICE.The simulation results show that the proposed circuits effectively lower the active power,reduce the total leakage current,and enhance speed under similar noise immunity conditions.The active power of the two proposed circuits can be reduced by up to 8.8% and 11.8% while enhancing the speed by 9.5% and 13.7% as compared to dual Vt domino OR gates with no gating stage.At the same time,the total leakage currents are also reduced by up to 80.8% and 82.4%,respectively.Based on the simulation results,the state of the evaluation node is also discussed to reduce the total leakage currents of dual Vt dominos.
Keywords:low power  leakage current  OR dominos  noise immunity
本文献已被 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号