首页 | 本学科首页   官方微博 | 高级检索  
     


Thread-Parallel Integrated Test Pattern Generator Utilizing Satisfiability Analysis
Authors:Alexander Czutro  Ilia Polian  Matthew Lewis  Piet Engelke  Sudhakar M. Reddy  Bernd Becker
Affiliation:1. Computer Architecture Group, Institute for Computer Science, Albert-Ludwigs-University, Georges-K?hler-Allee 51, 79110, Freiburg i. Br., Germany
2. ECE Department, University of Iowa, Iowa City, IA, 52242, USA
Abstract:Efficient utilization of the inherent parallelism of multi-core architectures is a grand challenge in the field of electronic design automation (EDA). One EDA algorithm associated with a high computational cost is automatic test pattern generation (ATPG). We present the ATPG tool TIGUAN based on a thread-parallel SAT solver. Due to a tight integration of the SAT engine into the ATPG algorithm and a carefully chosen mix of various optimization techniques, multi-million-gate industrial circuits are handled without aborts. TIGUAN supports both conventional single-stuck-at faults and sophisticated conditional multiple stuck-at faults which allows to generate patterns for non-standard fault models. We demonstrate how TIGUAN can be combined with conventional structural ATPG to extract full benefit of the intrinsic strengths of both approaches.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号