首页 | 本学科首页   官方微博 | 高级检索  
     

一种高效数字滤波器设计方法
引用本文:朱文明,程剑,李广侠. 一种高效数字滤波器设计方法[J]. 电视技术, 2009, 33(Z1)
作者姓名:朱文明  程剑  李广侠
作者单位:解放军理工大学通信工程学院卫星重点试验室,江苏,南京,210007
基金项目:国家高技术研究发展计划(863计划) 
摘    要:针对全数字软件接收机中抽取滤波器的设计,提出了一种适合在FPGA内实现的单级积分清洗的滤波器结构,这种结构解决了传统积分梳妆滤波器中可能出现的积分器溢出问题,同时还可进行非整数倍的抽取变换.给出了一种无乘法半带滤波器的IIR实现结构,并对该滤波器性能进行了仿真,结果表明在输出过采样率大于4时基本不会影响系统误码性能.

关 键 词:抽取滤波器  抽取变换  数字下变频

High-efficiency Digital Filter Design Method
ZHU Wen-ming,CHENG Jian,LI Guang-xia. High-efficiency Digital Filter Design Method[J]. Ideo Engineering, 2009, 33(Z1)
Authors:ZHU Wen-ming  CHENG Jian  LI Guang-xia
Affiliation:ZHU Wen-ming,CHENG Jian,LI Guang-xia(Satellite Communication Research Center,Institute of Communication Engineering,PLA University of Science and Technology,Nanjing 210007,China)
Abstract:In this paper,a single-stage integral-clear filter structure for the decimation filter in SDR is proposed,which is appropriate for implementation in FPGA.Such structure not only can solve overflow problem occurred in the integrator of the conventional CIC filter,but also can process non-integral decimation conversion.An IIR implementation structure of non-multiplier half-band filter is presented,and the performance of such structure is simulated,simulation results prove that the filter will not degrade syst...
Keywords:decimation filter  decimate conversion  digital down conversion  
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号