首页 | 本学科首页   官方微博 | 高级检索  
     


A 1.5-ns 256-kb BiCMOS SRAM with 60-ps 11-K logic gates
Authors:Tamba  N Anzai  A Akimoto  K Ohayashi  M Hiramoto  T Kokubu  T Ohmori  S Muraya  T Kishimoto  A Tsuji  S Hayashi  H Handa  N Igarashi  T Nambu  H Yoshida  M Fujiwara  T Watanabe  K Uchida  A Odaka  M Yamaguchi  K Ikeda  T
Affiliation:Device Dev. Center, Hitachi Ltd., Tokyo;
Abstract:A 1.5-ns address access time, 256-kb BiCMOS SRAM has been developed. To attain this ultra-high-speed access time, an emitter-coupled logic (ECL) word driver is used to access 6-T CMOS memory cells, eliminating the ECL-MOS level-shifter time delay. The RAM uses a low-power active pull down ECL decoder. The chip contains 11-K, 60-ps ECL circuit gates. It provides variable RAM configurations and general logic functions. RAM power consumption is 18 W; chip power consumption is 35 W. The chip is fabricated by using a 0.5-μm BiCMOS process. The memory cell size is 58 μm2 and the chip size is 11×11 mm
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号