首页 | 本学科首页   官方微博 | 高级检索  
     

网络处理器中处理单元的设计与实现
引用本文:李诚,李华伟.网络处理器中处理单元的设计与实现[J].计算机工程,2007,33(2):252-254.
作者姓名:李诚  李华伟
作者单位:1. 中国科学院计算技术研究所,北京,100080;中国科学院研究生院,北京,100039
2. 中国科学院计算技术研究所,北京,100080
基金项目:国家高技术研究发展计划(863计划)
摘    要:随着网络带宽的飞速增长和各种新的网络应用不断涌现,原有的基于通用处理器和ASIC的互联网架构已经不能满足新的需求。兼具强大处理能力和灵活可编程配置能力的网络处理器逐渐得到广泛的应用。高性能的网络处理器通常采用多个并发的处理单元进行数据平面的快速处理,这些处理单元在网络处理器中居于核心的地位。该文讨论了网络处理器中处理单元设计需要考虑的因素,设计了一种较为灵活有效的处理单元架构,并进行了FPGA原型验证,证实了该结构的可行性。

关 键 词:网络处理器  处理单元  并行处理
文章编号:1000-3428(2007)02-0252-03
修稿时间:2006-02-03

Design and Implementation of Processing Element in Network Processor
LI Cheng,LI Huawei.Design and Implementation of Processing Element in Network Processor[J].Computer Engineering,2007,33(2):252-254.
Authors:LI Cheng  LI Huawei
Affiliation:1. Institute of Computing Technology, Chinese Academy of Sciences, Beijing 100080; 2. Graduate School, Chinese Academy of Sciences, Beijing 100039
Abstract:With the rapid increase in network bandwidth and emergence of various new network applications,original solutions based on general purpose processor(GPP) and application specific integrated circuit(ASIC) can not fulfill the requirements of high performance,flexibility and extensibility.Network processors are getting wide acceptance with its powerful processing ability and programmability.Almost all the network processors of high performance consist of multiple processing elements which are powerhouse for deep packet processing process packets concurrently.This paper discusses the design of processing elements,proposes a flexible yet efficient architecture for processing element,and demonstrates its feasibility through FPGA prototyping.
Keywords:Network processor  Processing element  Parallel processing
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号