首页 | 本学科首页   官方微博 | 高级检索  
     

低复杂度先进密码算法的VLSI实现
引用本文:陈俊,王晶,曾晓洋,韩军. 低复杂度先进密码算法的VLSI实现[J]. 计算机工程, 2007, 33(4): 143-145
作者姓名:陈俊  王晶  曾晓洋  韩军
作者单位:复旦大学专用集成电路与系统国家重点实验室,上海,200433;复旦大学专用集成电路与系统国家重点实验室,上海,200433;复旦大学专用集成电路与系统国家重点实验室,上海,200433;复旦大学专用集成电路与系统国家重点实验室,上海,200433
摘    要:提出了一种先进密码算法(AES)的低成本VLSI实现方案。从分析AES算法入手,优化运算次序,实现相应模块的复用,从而达到缩小芯片面积的目标,同时将关键的字节替换(SubByte)模块转化到对应的复合域中进行运算,进一步减小芯片复杂度。基于HHNEC 0.25μm标准CMOS工艺,芯片工作频率可以达到100MHz,密钥为128bits时,芯片的加解密速度可达800Mps,而芯片规模不超过 30K门。

关 键 词:AES  低成本  字节替换  复合域
文章编号:1000-3428(2007)04-0143-03
修稿时间:2006-03-19

VLSI Implementation of Low Cost AES Algorithm
CHEN Jun,WANG Jing,ZENG Xiaoyang,HAN Jun. VLSI Implementation of Low Cost AES Algorithm[J]. Computer Engineering, 2007, 33(4): 143-145
Authors:CHEN Jun  WANG Jing  ZENG Xiaoyang  HAN Jun
Affiliation:State Key Lab of ASIC and System, Fudan University, Shanghai 200433
Abstract:This paper proposes a compact and low cost architecture for AES encrypt and decrypt. As the mathematical manipulation lies on finite filed computation, the orders of the round operation are modified so that the design can reuse some modules to save the area. Meanwhile the element inversion in the SubByte module is performed by composite field technique and the area and power consumption is reduced significantly. Based on the HHNEC 0.25μm CMOS technology, area of the design is about 30k equivalent gates and its system frequency will be up to 100MHz. The operation speed of the 128bits data encryption and decryption is as high as 800Mbps.
Keywords:AES  Low cost  SubByte  Composite field
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号