首页 | 本学科首页   官方微博 | 高级检索  
     


A 90-nm logic technology featuring strained-silicon
Authors:Thompson  SE Armstrong  M Auth  C Alavi  M Buehler  M Chau  R Cea  S Ghani  T Glass  G Hoffman  T Jan  C-H Kenyon  C Klaus  J Kuhn  K Zhiyong Ma Mcintyre  B Mistry  K Murthy  A Obradovic  B Nagisetty  R Phi Nguyen Sivakumar  S Shaheed  R Shifren  L Tufts  B Tyagi  S Bohr  M El-Mansy  Y
Affiliation:Logic Technol. Dev., Intel Corp., Hillsboro, OR, USA;
Abstract:A leading-edge 90-nm technology with 1.2-nm physical gate oxide, 45-nm gate length, strained silicon, NiSi, seven layers of Cu interconnects, and low-/spl kappa/ CDO for high-performance dense logic is presented. Strained silicon is used to increase saturated n-type and p-type metal-oxide-semiconductor field-effect transistors (MOSFETs) drive currents by 10% and 25%, respectively. Using selective epitaxial Si/sub 1-x/Ge/sub x/ in the source and drain regions, longitudinal uniaxial compressive stress is introduced into the p-type MOSEFT to increase hole mobility by >50%. A tensile silicon nitride-capping layer is used to introduce tensile strain into the n-type MOSFET and enhance electron mobility by 20%. Unlike all past strained-Si work, the hole mobility enhancement in this paper is present at large vertical electric fields in nanoscale transistors making this strain technique useful for advanced logic technologies. Furthermore, using piezoresistance coefficients it is shown that significantly less strain (/spl sim/5 /spl times/) is needed for a given PMOS mobility enhancement when applied via longitudinal uniaxial compression versus in-plane biaxial tension using the conventional Si/sub 1-x/Ge/sub x/ substrate approach.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号