首页 | 本学科首页   官方微博 | 高级检索  
     


Parallel Memory Architecture for Application-Specific Instruction-Set Processors
Authors:Teemu Pitkänen  Jarno K. Tanskanen  Risto Mäkinen  Jarmo Takala
Affiliation:(1) Tampere University of Technology, Room TH318, PL553, 33101 Tampere, Finland;(2) Plenware Oy, P.O.B. 13, 33201 Tampere, Finland
Abstract:Many of the current applications used in battery powered devices are from digital signal processing, telecommunication, and multimedia domains. These applications typically set high requirements for computational performance and often parallelism is the key solution to meet the performance requirements. In order to exploit the parallel processing units, memory should be able to feed the data path with data. This calls for a memory organization supporting parallel memory accesses. In this paper, a conflict resolving parallel data memory system for application-specific instruction-set processors is described. The memory structure is generic and reusable to support various application-specific designs. The proposed memory system does not employ any predefined access format signals for memory addressing. The proposed parallel memory system is attached to an application-specific instruction-set processor core and comparison on area, power, and critical path are shown. The experiments show that significant power savings can be obtained by exploiting the parallel memory system instead of multi-port memory.
Contact Information Jarmo TakalaEmail:
Keywords:Parallel memory  Low power  TTA  ASIP  Transport triggered architecture  Application-specific instruction-set processors
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号