首页 | 本学科首页   官方微博 | 高级检索  
     


Reducing the power consumption of two-dimensional logic transistors
Authors:Weisheng Li  Hongkai Ning  Zhihao Yu  Yi Shi  Xinran Wang
Affiliation:National Laboratory of Solid State Microstructures
Abstract:The growing demand for high-performance logic transistors has driven the exponential rise in chip integration, while the transistors have been rapidly scaling down to sub-10 nm. The increasing leakage current and subthreshold slope(SS) induced by short channel effect(SCE) result in extra heat dissipation during device operation. The performance of electronic devices based on two-dimensional(2D) semiconductors such as the transition metal dichalcogenides(TMDC) can significantly reduce power consumption, benefiting from atomically thin thickness. Here, we discuss the progress of dielectric integration of 2D metal–oxide–semiconductor field effect transistors(MOSFETs) and 2D negative capacitance field effect transistors(NCFETs), outlining their potential in low-power applications as a technological option beyond scaled logic switches. Above all, we show our perspective at 2D low-power logic transistors, including the ultra-thin equivalent oxide thickness(EOT), reducing density of interface trap, reliability, operation speed etc. of 2D MOSFETs and NCFETs.
Keywords:2D materials  dielectric integration  interface  NCFETs  subthreshold slope  low power
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号