首页 | 本学科首页   官方微博 | 高级检索  
     


BE-TANOS: Feasibility and technology limitations
Authors:G Ghidini  N GalbiatiC Scozzari  A SebastianiR Piagge  A Del VittoP Comite  M AlessandriP Tessariol  I BaldiE Moltrasio  E Mascellino
Affiliation:Micron, R&D, 20041 Agrate Brianza, Italy
Abstract:The aim of this work is to investigate the physical mechanisms behind the write/erase and retention performances of band gap engineering (BE) layers used as tunnel oxide in charge trap memory stack. The investigation of the BE layers alone will be completed with the analyses of its integration within a TANOS (TaN/Alumina/Nitride/Oxide/Silicon) stack, pointing out the correlation between electrical performance and reliability limits.Good write/erase/retention performances can be achieved with BE tunnel oxide by using silicon nitride layer integrated in SiO2-Si3N4-SiO2 stack, as long as all different mechanisms are taken into account in optimizing stack composition: hole injection which improves erase efficiency, charge trapping and de-trapping from the thin silicon nitride which causes program instabilities and initial charge loss which does not significantly impact long term retention. All these phenomena make very crucial the BE tunnel process control and difficult its use for multi-level application.
Keywords:Silicon nitride charge trapping memories  Band Gap Engineering  BE-TANOS
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号