首页 | 本学科首页   官方微博 | 高级检索  
     

基于VerilogHDL的MTM总线从模块有限状态机设计
引用本文:陈星,黄考利,连光耀,王振生. 基于VerilogHDL的MTM总线从模块有限状态机设计[J]. 仪表技术, 2010, 0(2): 25-27,30
作者姓名:陈星  黄考利  连光耀  王振生
作者单位:1. 军械工程学院,河北,石家庄,050003
2. 军械技术研究所,河北,石家庄,050003
摘    要:针对MTM总线从模块的设计需求,在分析MTM总线通信协议基础上,给出了MTM总线从控制模块的有限状态机模型。该有限状态机作为从控制模块的核心,主要用于完成控制MTM总线从模块的消息传送顺序。分析了MTM总线结构体系和有限状态机设计的主要方法步骤,通过QUARTUS II开发平台,基于Verilog HDL语言对该有限状态机进行了设计实现与仿真验证。基于该有限状态机的MTM总线从通信模块已经设计实现,并在工程中得到应用,性能稳定。

关 键 词:Verilog  HDL  有限状态机  MTM总线

Design of MTM Bus Slave Module's Finite State Machine Based on Verilog HDL
CHEN Xing,HUANG Kao-li,LIAN Guang-yao,WANG Zhen-sheng. Design of MTM Bus Slave Module's Finite State Machine Based on Verilog HDL[J]. Instrumentation Technology, 2010, 0(2): 25-27,30
Authors:CHEN Xing  HUANG Kao-li  LIAN Guang-yao  WANG Zhen-sheng
Affiliation:1. Ordnance Engineering College, Shijiazhuang 050003, China; 2. Ordnance Engineering Institute, Shijiazhuang 050003, China)
Abstract:According to the demand of designing MTM slave module, on the base of analyzing the protocol of MTM bus, the model of MTM bus slave module's finite state machine is put forward in this paper. The FSM is the core of the slave module. It controls the transmission of the messages of the slave module. The structure of MTM bus and the mainly methods of designing a FSM are introduced. A MTM bus slave module's finite state machine based on Verilog HDL is designed. The design is proved in the circumstance of QuartusII. The MTM slave module based on this FSM has been already realized and applied to the project, and the function is favorable.
Keywords:Verilog HDL
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号