首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的DVB-ASI信号接收的实现
引用本文:刘雄飞,邓强华.基于FPGA的DVB-ASI信号接收的实现[J].微计算机信息,2010(11).
作者姓名:刘雄飞  邓强华
作者单位:中南大学物理科学与技术学院;
摘    要:DVB-ASI(Digtal Video Broadcasting-Asynchronous Serial Interface)信号是一种高速的异步串行信号,在对其接收时常会出现误码率过高,解码困难等情况。以往DVB-ASI信号的接收常采用专用的通信接收处理芯片,成本较高,本文采用芯片为altera公司的EP2C8Q208C8,其中采用多重相位技术和过采样实现了时钟的恢复,有效地降低了误码率。然后对采样的数据进行字对齐,8B/10B解码,字同步,经过包同步后输出符合MPEG-2标准的TS(Transport Stream)流。系统的所占资源为610个LE,占芯片总资源的7.4%,工作频率为135MHZ。

关 键 词:异步串行接口  8B/10B  时钟恢复  多重相位  过采样  

Design of the DVB-ASI acquisition based on FPGA
LIU Xiong-fei DENG Qiang-hua.Design of the DVB-ASI acquisition based on FPGA[J].Control & Automation,2010(11).
Authors:LIU Xiong-fei DENG Qiang-hua
Affiliation:LIU Xiong-fei DENG Qiang-hua(School of Physical Science , Technology,Central South U- niversity,Changsha 410083,China)
Abstract:DVB-ASI is a kind of asynchronous serial signal with high speed. When it is received, there are always some problems, such as, high bit error rate, difficult decoding, etc. As usual, DVB-ASI is received by special communication receiving treatment chips with high cost. However, this article adopts the chip EP2C8Q208C8 from ALTERA company. The chip adopts multiple phases technique and oversample, which can realize the recovery of the clock, and lower the bit error rate effectively.Then the sampled par- ellel...
Keywords:Asynchronous Serial Interface  8B/10B  recovery of the clock  multiple phases oversample  
本文献已被 CNKI 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号