首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的DDR3 SDRAM控制器的设计与优化
引用本文:宋明,赵英潇,林钱强.基于FPGA的DDR3 SDRAM控制器的设计与优化[J].电子科技,2016,29(11):47.
作者姓名:宋明  赵英潇  林钱强
作者单位:(国防科学技术大学 电子科学与工程学院,湖南 长沙 410073)
摘    要:为解决超高速采集系统中的数据缓存问题,文中基于Xilinx Kintex-7 FPGA MIG_v1.9 IP核进行了DDR3 SDRAM控制器的编写,分析并提出了提高带宽利用率的方法。最终将其进行类FIFO接口的封装,屏蔽掉了DDR3 IP核复杂的用户接口,为DDR3数据流缓存的实现提供便利。系统测试表明,该设计满足大容量数据缓存要求,并具有较强的可移植性。

关 键 词:FPGA  DDR3  SDRAM  MIG  读写控制器  状态机  

Design and Optimization of DDR3 SDRAM Controller Based on FPGA
SONG Ming,ZHAO Yingxiao,LIN Qianqiang.Design and Optimization of DDR3 SDRAM Controller Based on FPGA[J].Electronic Science and Technology,2016,29(11):47.
Authors:SONG Ming  ZHAO Yingxiao  LIN Qianqiang
Affiliation:(School of Electronic Science and Engineering,National University of Defense Technology,Changsha 410073,China)
Abstract:In order to solve the problem of data cache in ultrahigh speed sampling system, a DDR3 SDRAM controller is designed in this paper based on Kintex-7 FPGA MIG_v1.9 IP core. A method to improve the bandwidth utilization ratio is proposed and analyzed. Finally, it is packaged as the FIFO interface, while shielding the complex user interface of DDR3 IP core, so that the DDR3 reading and writing operation can be as simple as FIFOs. System tests show that the proposed method meets the requirements of large capacity data cache, and provides with high portability.
Keywords:FPGA  DDR3 SDRAM  MIG  reading writing controller  state machine  
点击此处可从《电子科技》浏览原始摘要信息
点击此处可从《电子科技》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号