首页 | 本学科首页   官方微博 | 高级检索  
     

基于动态局部重配置的FPGA抗辐射模拟
引用本文:刘智斌,王伶俐,周学功,童家榕.基于动态局部重配置的FPGA抗辐射模拟[J].计算机工程,2010,36(14):218-220.
作者姓名:刘智斌  王伶俐  周学功  童家榕
作者单位:复旦大学专用集成电路与系统国家重点实验室,上海,201203
基金项目:国家自然科学基金资助面上项目,上海市浦江人才计划与上海市科委联合基金 
摘    要:提出一种与具体硬件结构无关、基于权重的错误注入模型,用于准确模拟基于SRAM的现场可编程门阵列抗辐射性能。提出基于JTAG边界扫描技术和动态局部重配置的错误注入模拟平台。实验结果证明,由该软件模型和硬件平台组成的错误注入系统具有良好通用性,能更准确、高效地进行模拟,且成本较低。

关 键 词:现场可编程门阵列  错误注入模型  动态局部重配置  JTAG边界扫描

Radioresistance Emulation of FPGA Based on Dynamic Partial Reconfiguration
LIU Zhi-bin,WANG Ling-li,ZHOU Xue-gong,TONG Jia-rong.Radioresistance Emulation of FPGA Based on Dynamic Partial Reconfiguration[J].Computer Engineering,2010,36(14):218-220.
Authors:LIU Zhi-bin  WANG Ling-li  ZHOU Xue-gong  TONG Jia-rong
Affiliation:(State Key Lab of Application Specific Integrated Circuit &; System, Fudan University, Shanghai 201203)
Abstract:This paper presents a hardware structure-independent weight-based fault injection model for accurate emulation of the radioresistance in the SRAM-based FPGA. Fault injection emulation platform based on Joint Test Action Group(JTAG) boundary scan and dynamic partial reconfiguration is proposed. Experimental results show that fault injection system composed of the software model and the hardware platform has high universal property and is more accurate, efficient and needs lower cost emulation.
Keywords:Field Programmable Gate Arrays(FPGA)  fault injection model  dynamic partial reconfiguration JTAG boundary scan
本文献已被 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号