首页 | 本学科首页   官方微博 | 高级检索  
     

基于MIPS内核的SoC软硬件协同仿真
引用本文:王江,刘佩林,陈颖琪. 基于MIPS内核的SoC软硬件协同仿真[J]. 计算机工程, 2006, 32(16): 247-249
作者姓名:王江  刘佩林  陈颖琪
作者单位:上海交通大学图像通信与信息处理研究所,上海,200030
基金项目:高比容电子铝箔的研究开发与应用项目
摘    要:针对基于MIPS系列处理器内核的高清电视解码SoC,构建了一个软硬件协同仿真环境。连接MIPS处理器内核的VMC模型和SoC的RTL模型,利用VMC模型支持MIPS指令集的特性运行测试汇编程序,实现了SoC软硬件的同步调试,有效地提高了系统验证的效率。

关 键 词:VMC  片上系统  软硬件协同仿真
文章编号:1000-3428(2006)16-0247-03
收稿时间:2005-08-30
修稿时间:2005-08-30

Software and Hardware Co-simulation of SoC Based on MIPS Core
WANG Jiang,LIU Peilin,CHEN Yingqi. Software and Hardware Co-simulation of SoC Based on MIPS Core[J]. Computer Engineering, 2006, 32(16): 247-249
Authors:WANG Jiang  LIU Peilin  CHEN Yingqi
Affiliation:Inst. of Image Communication & Information Processing, Shanghai Jiaotong Univ., Shanghai 200030
Abstract:A software and hardware co-simulation environment has been built for the HDTV decoder SoC based on MIPS processor core. Using the VMC’s support of MIPS instruction set, and by running the assemble program for test in this environment which connects the VMC model of the MIPS processor core and the RTL model of the HDTV SoC, the software and hardware of SoC synchronously can be debuged, which can lead to a high-efficiency of SoC verification.
Keywords:VMC
本文献已被 CNKI 维普 万方数据 等数据库收录!
点击此处可从《计算机工程》浏览原始摘要信息
点击此处可从《计算机工程》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号