首页 | 本学科首页   官方微博 | 高级检索  
     


A 40 Gb/s Clock and Data Recovery Module with Improved Phase‐Locked Loop Circuits
Authors:Hyun Park  Kang Wook Kim  Sang‐Kyu Lim  Jesoo Ko
Abstract:A 40 Gb/s clock and data recovery (CDR) module for a fiber‐optic receiver with improved phase‐locked loop (PLL) circuits has been successfully implemented. The PLL of the CDR module employs an improved D‐type flip‐flop frequency acquisition circuit, which helps to stabilize the CDR performance, to obtain faster frequency acquisition, and to reduce the time of recovering the lock state in the event of losing the lock state. The measured RMS jitter of the clock signal recovered from 40 Gb/s pseudo‐random binary sequence (231‐1) data by the improved PLL clock recovery module is 210 fs. The CDR module also integrates a 40 Gb/s D‐FF decision circuit, demonstrating that it can produce clean retimed data using the recovered clock.
Keywords:Phase‐locked loop  clock and data recovery  CDR  clock recovery  fiber‐optic communication system  40 Gb/s
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号