首页 | 本学科首页   官方微博 | 高级检索  
     


A 12-ns 8-Mbyte DRAM secondary cache for a 64-bit microprocessor
Authors:Okuda   T. Naritake   I. Sugibayashi   T. Nakajima   Y. Murotani   T.
Affiliation:ULSI Device Dev. Lab., NEC Corp., Kanagawa;
Abstract:This paper describes three circuit technologies that have been developed for high-speed large-bandwidth on-chip DRAM secondary caches. They include a redundancy-array advanced activation scheme, a bus-assignment-exchangeable selector scheme and an address-zero access refresh scheme. By using these circuit technologies and new small subarray structures, a row-address access time of 12 ns and a row-address cycle time of 16 ns were obtained. An experimental chip made up of an 8-Mbyte DRAM and a 64-bit microprocessor was developed using 0.25-μm merged logic and DRAM process technology
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号