首页 | 本学科首页   官方微博 | 高级检索  
     


Efficient bridgeless PFC converter with reduced voltage stress
Authors:Sin‐Woo Lee  Hyun‐Lark Do
Affiliation:Department of Electronic & Information Engineering, Seoul National University of Science and Technology, Seoul, Korea
Abstract:An efficient bridgeless power factor correction converter with reduced voltage stress is proposed. In the proposed converter, the input full‐bridge rectifier is removed to reduce the conduction loss of rectification, and the voltage stress of switching devices is significantly reduced by utilizing the additional circuit composed of a capacitor and a diode. Therefore, low‐voltage‐rating diodes with less forward voltage drop and low‐voltage‐rating Metal‐Oxide‐Semiconductor Field‐Effect Transistor (MOSFET) with low RDS(on) is utilized. The proposed converter is based on the single‐ended primary‐inductor converter power factor correction operation in discontinuous conduction mode to achieve a high power factor with a simple control circuit. Consequently, the proposed converter can provide a high power factor and a high power efficiency, and it is also suitable for low‐cost converter for high input/output voltage system. The operational principles, steady‐state analysis, and design equations of the proposed converter are described in detail. Experimental results are verified for a 130 W prototype at a constant switching frequency 100 kHz. Copyright © 2015 John Wiley & Sons, Ltd.
Keywords:bridgeless converter  power factor correction (PFC)  conduction losses  voltage stresses
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号