首页 | 本学科首页   官方微博 | 高级检索  
     


An approach to instruction set compiled simulator development based on a target processor C compiler back-end design
Authors:Miodrag Djukic  Nenad Cetic  Radovan Obradovic  Miroslav Popovic
Affiliation:1. Faculty of Technical Sciences, University of Novi Sad, 21000, Novi Sad, Serbia
Abstract:Many instruction set simulation approaches place the retargetability and/or cycle-accuracy as the key features for easier architectural exploration and performance estimation early in the hardware development phase. This paper describes an approach in which importance of speed and controllability is placed above the cycle-accuracy and retargetability, thus providing a better platform for software development. The main idea behind this work is to associate the compiled simulator effort with the development of the C language compiler for the target embedded processor, using the knowledge related to compilers and reusing some common software elements. Through the prototype design of a compiled simulator for the Cirrus Logic Coyote DSP architecture, many implementation aspects are presented showing that this approach has great potential.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号