Novel level-identifying circuit for flash multilevel memories |
| |
Authors: | Montanari D. Van Houdt J. Groeseneken G. Maes H.E. |
| |
Affiliation: | IMEC, Leuven; |
| |
Abstract: | This paper presents a high-speed, small-area circuit specifically designed to identify the levels in the read out operation of a flash multilevel memory. The circuit is based on the analog computation of the Euclidean distance between the current read out from a memory cell and the reference currents that represent the different logic levels. An experimental version of the circuit has been integrated in a standard double-metal 0.7-μm CMOS process with a die area of only 140×100 μm2. Operating under a 5-V power supply, this circuit identifies the read-out current of a memory cell, and associates it with the appropriate logic level in 9 ns |
| |
Keywords: | |
|
|