首页 | 本学科首页   官方微博 | 高级检索  
     


Multi-layer floorplanning for stacked ICs: Configuration number and fixed-outline constraints
Authors:Song Chen [Author Vitae]  Takeshi Yoshimura [Author Vitae]
Affiliation:Graduate School of IPS, Waseda University, Japan
Abstract:3-D (stacked device layers) ICs can significantly alleviate the interconnect problem coming with the decreasing feature size and is promising for heterogeneous integration. In this paper, we concentrate on the configuration number and fixed-outline constraints in the floorplanning for 3-D ICs. Extended sequence pair, named partitioned sequence pair (in short, P-SP), is used to represent 3-D IC floorplans. We prove that the number of configuration of 3-D IC floorplans represented by P-SP is less than that of planar floorplans represented by sequence pair (SP) and decreases as the device layer number increases. Moreover, we applied the technique of block position enumeration, which have been successfully used in planar fixed-outline floorplanning, to fixed-outline multi-layer floorplanning. The experimental results demonstrate the efficiency and effectiveness of the proposed method.
Keywords:3-D ICs  Through silicon via (TSV)  Floorplanning  Fixed-outline  Sequence pair
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号