Design of reconfigurable array processor for multimedia application |
| |
Authors: | Yun Zhu Jiang Lin Wang Shuai Huang Xingjie Song Hui Li Xueting |
| |
Affiliation: | 1.School of microelectronics, Xidian University, Xi’an, Shaanxi, 710071, China ;2.School of Electronic Engineering, Xi’an University of Posts and Telecommunications, Xi’an, 710121, China ;3.College of Computer and Information Science, Northeastern University, Boston, MA, 02115, USA ;4.School of Computer Science, Xi’an University of Posts and Telecommunications, Xi’an, 710121, China ; |
| |
Abstract: | With the rapid growth of the amount of computations and power consumption, there is a pressing need for a high power-efficiency architecture, which takes account of computational efficiency and flexibility of application. This paper proposes a type of array-processor architecture for multimedia application which is programmable and self-reconfigurable and consists of 1024 thin-core processing elements (PE). The performance and power dissipation are demonstrated with different multimedia application algorithms such as hash, and fractional motion estimation (FME). The results show that the proposed architecture can provide high performance with less energy consumption using parallel computation. |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|