Controller Resynthesis for Testability Enhancement of RTL Controller/Data Path Circuits |
| |
Authors: | Srivaths Ravi Indradeep Ghosh Rabindra K. Roy Sujit Dey |
| |
Affiliation: | (1) Department of Electrical Engineering, Princeton University, Princeton, NJ, 08544;(2) Fujitsu Labs of America, Sunnyvale, CA, 94086;(3) Strategic CAD Lab, Intel Corporation, Hillsboro, OR, 97124;(4) Department of ECE, University of California, San Diego, CA, 92093 |
| |
Abstract: | In this paper, we propose a controller resynthesis technique to enhance the testability of register-transfer level (RTL) controller/data path circuits. Our technique exploits the fact that the control signals in an RTL implementation are don't cares under certain states/conditions. We make an effective use of the don't care information in the controller specification to improve the overall testability (better fault coverage and shorter test generation time). If the don't care information in the controller specification leaves little scope for respecification, we add control vectors to the controller to enhance the testability. Experimental results with example benchmarks show an average increase in testability of 9% with a 3–4 fold decrease in test generation time for the modified implementation. The area, delay and power overheads incurred for testability are very low. The average area overhead is 0.4%, and the average power overhead is 4.6%. There was no delay overhead due to this technique in most of the cases. |
| |
Keywords: | test synthesis high-level testing controller resynthesis |
本文献已被 SpringerLink 等数据库收录! |
|