首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的脑机接口实时系统
引用本文:王永,何庆华,田逢春,徐江,冯正权.基于FPGA的脑机接口实时系统[J].电子技术应用,2009,35(4).
作者姓名:王永  何庆华  田逢春  徐江  冯正权
作者单位:重庆大学,通信工程学院,重庆,400044;第三军医大学,大坪医院野战外科研究所创伤、烧伤与复合伤
基金项目:国家自然科学基金,重庆市自然科学基金 
摘    要:给出了以FPGA为核心,实现基于瞬态视觉诱发电位的脑机接口实时系统的方案。该方案包括脑电采集电路、基于FPGA的VGA视觉刺激器和FPGA开发板三部分。用FPGA取代计算机,作为脑机接口的控制和信息处理器。利用VHDL编程,在FPGA中实时处理采集的脑电信号,提取并识别瞬态视觉诱发电位信号,转换为控制命令,反馈给视觉刺激器。实验结果表明,本方案可以有效地实现脑机接口实时系统,并达到较高的正确率和通信速度。

关 键 词:脑机接口  FPGA  视觉诱发电位  视觉刺激器  提取和识别

Real-time system of brain-computer interface based on FPGA
WANG Yong,HE Qing Hua,TIAN Feng Chun,XU Jiang,FENG Zheng Quan.Real-time system of brain-computer interface based on FPGA[J].Application of Electronic Technique,2009,35(4).
Authors:WANG Yong  HE Qing Hua  TIAN Feng Chun  XU Jiang  FENG Zheng Quan
Abstract:The paper describes a scheme focused on FPGA, realize real-time brain-computer interface based on transient visual evoked potential.The scheme includes three parts:EEG collection circuit, VGA visual stimulator based on FPGA and FPGA development board.Instead of computer, FPGA is used as controller and data processor of brain-computer interface.The programming language VHDL is used to implement real-time processing of EEG, extraction and recognition of transient visual evoked potential, to generate control command and feed back to visual stimulator in FPGA.Experimental results indicate that the scheme may be valuable for developing real brain-computer interface with relatively high accuracy and speed.
Keywords:FPGA
本文献已被 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号