首页 | 本学科首页   官方微博 | 高级检索  
     


A fuzzy logic inference processor
Authors:Fattaruso   J.W. Mahant-Shetti   S.S. Barton   J.B.
Affiliation:Integrated Syst. Lab., Texas Instrum. Inc., Dallas, TX;
Abstract:A mixed analog-digital fuzzy logic inference engine chip fabricated in an 0.8 μm CMOS process is described. Interface to the processor behaves like a static RAM, and computation of the fuzzy logic inference is performed between memory locations in parallel by an array of analog charge-domain circuits. Eight inputs and four outputs are provided, and up to 32 rules may be programmed into the chip. The results of the inference over all rules, including a center-of-mass defuzzification, may be computed in 2 μs
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号