首页 | 本学科首页   官方微博 | 高级检索  
     


Wafer-level bonding and direct electrical interconnection of stacked 3D MEMS by a hybrid low temperature process
Authors:S KühneAuthor Vitae  C HieroldAuthor Vitae
Affiliation:Micro and Nanosystems, Department of Mechanical and Process Engineering, ETH Zurich, Tannenstrasse 3, 8092 Zurich, Switzerland
Abstract:The presented fabrication technology enables the direct integration of electrical interconnects during low temperature wafer bonding of stacked 3D MEMS and wafer-level packaging. The low temperature fabrication process is based on hydrophilic direct bonding of plasma activated Si/SiO2 surfaces and the simultaneous interconnection of two metallization layers by eutectic bonding of ultra-thin AuSn connects. This hybrid wafer-level bonding and interconnection technology allows for the integration of metal interconnects and multiple materials in stacked MEMS devices. The process flow is successfully validated by fabricating test structures made out of a two wafer stack and featuring multiple ohmic electrical interconnects.
Keywords:Hybrid wafer bonding  Vertical interconnect  Direct bonding  AuSn eutectic bonding  3D MEMS
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号