High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics |
| |
Authors: | Manoranjan Pradhan Rutuparna Panda |
| |
Affiliation: | 1. Department of Electronics and Telecommunication Engineering, VSS University of Technology, Burla 768018, Odisha, Indiamanoranjan66@rediffmail.com |
| |
Abstract: | This article presents the design of a new high-speed multiplier architecture using Nikhilam Sutra of Vedic mathematics. The proposed multiplier architecture finds out the compliment of the large operand from its nearest base to perform the multiplication. The multiplication of two large operands is reduced to the multiplication of their compliments and addition. It is more efficient when the magnitudes of both operands are more than half of their maximum values. The carry save adder in the multiplier architecture increases the speed of addition of partial products. The multiplier circuit is synthesised and simulated using Xilinx ISE 10.1 software and implemented on Spartan 2 FPGA device XC2S30-5pq208. The output parameters such as propagation delay and device utilisation are calculated from synthesis results. The performance evaluation results in terms of speed and device utilisation are compared with earlier multiplier architecture. The proposed design has speed improvements compared to multiplier architecture presented in the literature. |
| |
Keywords: | |
|
|