首页 | 本学科首页   官方微博 | 高级检索  
     


A RISC architecture extended by an efficient tightly coupled reconfigurable unit
Authors:N Vassiliadis  N Kavvadias  G Theodoridis  S Nikolaidis
Affiliation:1. Section of Electronics and Computers , Department of Physics , Aristotle University of Thessaloniki , 54124 Thessaloniki, Greece nivas@skiathos.physics.auth.gr;3. Section of Electronics and Computers , Department of Physics , Aristotle University of Thessaloniki , 54124 Thessaloniki, Greece
Abstract:In this paper, the architecture of an embedded processor extended with a tightly-coupled coarse-grain reconfigurable functional unit (RFU) is proposed. The efficient integration of the RFU with the control unit and the datapath of the processor eliminate the communication overhead between them. To speed up execution, the RFU exploits instruction level parallelism (ILP) and spatial computation. Also, the proposed integration of the RFU efficiently exploits the pipeline structure of the processor, leading to further performance improvements. Furthermore, a development framework for the introduced architecture is presented. The framework is fully automated, hiding all reconfigurable hardware related issues from the user. The hardware model of the architecture was synthesized in a 0.13?µm process and all information regarding area and delay were estimated and presented. A set of benchmarks is used to evaluate the architecture and the development framework. Experimental results prove performance improvements in addition to potential energy reduction.
Keywords:RISP  RFU  Tightly-coupled  Coarse-grain
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号