Enhanced ground bounce noise reduction in a low-leakage CMOS multiplier |
| |
Authors: | Bipin Kumar Verma Shyam Akashe Sanjay Sharma |
| |
Affiliation: | 1. Department of Electronics and Communication Engineering, ITM University, Gwalior, Madhya Pradesh, Indiabipinverma05@gmail.com;3. Department of Electronics &4. Instrumentation, ITM Universe, Gwalior, Madhya Pradesh, India;5. Electronics &6. Communication Engineering Department, Thapar University, Patiala, India |
| |
Abstract: | In this paper, various parameters are used to reduce leakage power, leakage current and noise margin of circuits to enhance their performance. A multiplier is proposed with low-leakage current and low ground bounce noise for the microprocessor, digital signal processors (DSP) and graphics engines. The ground bounce noise problem appears when a conventional power-gating circuit transits from sleep-to-active mode. This paper discusses a reduction in leakage current in the stacking power-gating technique by three modes – sleep, active and sleep-to-active. The simulation results are performed on a 4 × 4 carry-save multiplier for leakage current, active power, leakage power and ground bounce noise, and comparison made for different nanoscales. Ground bounce noise is limited to 90%. The leakage current of the circuit is decimated up to 80% and the active power is reduced to 31%. We performed simulations using cadence virtuoso 180 and 45 nm at room temperature at various supply voltages. |
| |
Keywords: | low-leakage current noise margin stacking power gating ground bounce noise multiplier |
|
|