首页 | 本学科首页   官方微博 | 高级检索  
     


Soft error estimation and mitigation of digital circuits by characterizing input patterns of logic gates
Affiliation:1. Department of Computer Engineering, Sharif University of Technology, Tehran, Iran;2. Department of Computer Engineering, Iran University of Science and Technology, Tehran, Iran;1. Nano Device Simulation Laboratory, Electronics and Telecommunication Engineering Department, Jadavpur University, Kolkata 700 032, India;2. Dept. of ECE, S.K.P Engineering College, Thiruvannamalai, Tamil Nadu 606 601, India;1. Politecnico di Milano, Dipartimento di Ingegneria Civile e Ambientale, Piazza Leonardo da Vinci 32, 20133 Milano, Italy;2. STMicroelectronics, AMS Group, Via Tolomeo 1, 20010 Cornaredo, Italy;1. School of Advanced Materials and Nanotechnology, Xidian University, Xi’an 710071, People’s Republic of China;2. Key Lab of Wide Band-Gap Semiconductor Materials and Devices, School of Microelectronics, Xidian University, Xi’an 710071, People’s Republic of China;1. University of Padova, Department of Information Engineering, via Gradenigo 6/B, 35131 Padova, Italy;2. OSRAM SpA, Treviso, Italy;3. University of Modena and Reggio Emilia, Reggio Emilia, Italy
Abstract:Soft errors caused by particles strike in combinational parts of digital circuits are a major concern in the design of reliable circuits. Several techniques have been presented to protect combinational logic and reduce the overall circuit Soft Error Rate (SER). Such techniques, however, typically come at the cost of significant area and performance overheads. This paper presents a low area and zero-delay overhead method to protect digital circuits’ combinational parts against particles strike. This method is made up of a combination of two sub-methods: (1) a SER estimation method based on signal probability, called Estimation by Characterizing Input Patterns (ECIP) and (2) a protection method based on gate sizing, called Weighted and Timing Aware Gate Sizing (WTAGS). Unlike the previous techniques that either overlook internal nodes signal probability or exploit fault injection, ECIP computes the sensitivity of each gate by analytical calculations of both the probability of transient pulse generation and the probability of transient pulse propagation; these calculations are based on signal probability of the whole circuit nodes which make ECIP much more accurate as well as practical for large circuits. Using the results of ECIP, WTAGS characterizes the most sensitive gates to efficiently allocate the redundancy budget. The simulation results show the SER reduction of about 40% by applying the proposed method to ISCAS’89 benchmark circuits while imposing no delay overhead and 5% area overhead.
Keywords:Soft errors  Single event transient  Multiple event transient  Radiation hardening  Gate sizing
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号