A 1.5-ns access time, 78-μm2 memory-cell size, 64-kbECL-CMOS SRAM |
| |
Authors: | Yamaguchi K. Nambu H. Kanetani K. Idei Y. Homma N. Hiramoto T. Tamba N. Watanabe K. Odaka M. Ikeda T. Ohhata K. Sakurai Y. |
| |
Affiliation: | Central Res. Lab., Hitachi Ltd., Tokyo; |
| |
Abstract: | A 1.5-ns access time, 78-μm2 memory-cell size, 64-kb ECL-CMOS SRAM has been developed. This high-performance device is achieved by using a novel ECL-CMOS SRAM circuit technique: a combination of CMOS cell arrays and ECL word drivers and write circuits. These ECL word drivers and write circuits drive the CMOS cell arrays directly without any intermediate MOS level converter. In addition to the ultrahigh-speed access time and relatively small memory-cell size, a very short write-pulse width of 0.8 ns and sufficient soft-error immunity are obtained. This ECL-CMOS SRAM circuit technique is especially useful for realizing ultrahigh-speed high-density SRAMs, which have been used as cache and control storages of mainframe computers |
| |
Keywords: | |
|
|