首页 | 本学科首页   官方微博 | 高级检索  
     

一种层次式加载BUFFER的时钟网布线
引用本文:李芝燕 姚丽红. 一种层次式加载BUFFER的时钟网布线[J]. 电路与系统学报, 1999, 4(2): 23-29
作者姓名:李芝燕 姚丽红
作者单位:[1]浙江大学计算机系 [2]杭州电子工业学院CAD所
基金项目:国家“九五”攻关项目资助
摘    要:多级时钟树构造是解决时钟布线问题的关键。本文提出一种新的层次式布线策略,它将拓扑生成,绕障碍DME及BUFFER定位同时进行考虑,避免了布线的盲目性,减少了后处理工作。首先,对时钟汇点进行层次式均匀划分,在各个局域区域同时进行时钟子树的拓扑生成和DME嵌入;

关 键 词:时钟布线 DME嵌入 BUFFER定位 IC CAD

A Hierarchical Clock Routing with Buffer Insertion
Li Zhiyan,Pan Yunhe. A Hierarchical Clock Routing with Buffer Insertion[J]. Journal of Circuits and Systems, 1999, 4(2): 23-29
Authors:Li Zhiyan  Pan Yunhe
Abstract:Multi-stage clock tree construction is a key factor for clock routing. This paper proposes a novel hierarchical clock routing approach. In this approach, optimized topology generation, obstacle-avoiding DME, buffer insertion are taken into consideration simultaneously. First, a hierarchical balanced partition is introduced, then local topology construction and DME are implemented. Afterwards, the load and delay are balanced according to the generated sub-trees, and the suitable buffers are assigned to these sub-trees.The buffer insertion is hierarchically arranged, as to reduce the sensitivity of clock skew. Experimental results show that compared with those post-layout buffer insertion methods, the performance of our algorithm is greatly improved in wire length and delay.
Keywords:Clock routing   DME (Deferred Merging Embedding)   BUFFER insertion
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号