首页 | 本学科首页   官方微博 | 高级检索  
     


CMOS scaling into the nanometer regime
Authors:Yuan Taur Buchanan  DA Wei Chen Frank  DJ Ismail  KE Shih-Hsien Lo Sai-Halasz  GA Viswanathan  RG Wann  H-JC Wind  SJ Hon-Sum Wong
Affiliation:IBM Thomas J. Watson Res. Center, Yorktown Heights, NY;
Abstract:Starting with a brief review on 0.1-μm (100 nm) CMOS status, this paper addresses the key challenges in further scaling of CMOS technology into the nanometer (sub-100 nm) regime in light of fundamental physical effects and practical considerations. Among the issues discussed are: lithography, power supply and threshold voltage, short-channel effect, gate oxide, high-field effects, dopant number fluctuations and interconnect delays. The last part of the paper discusses several alternative or unconventional device structures, including silicon-on-insulator (SOI), SiGe MOSFET's, low-temperature CMOS, and double-gate MOSFET's, which may lead to the outermost limits of silicon scaling
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号