首页 | 本学科首页   官方微博 | 高级检索  
     

一种面向嵌入式SoC设计的混合级硬/软件协同验证技术
引用本文:王强,龚龙庆,时晨.一种面向嵌入式SoC设计的混合级硬/软件协同验证技术[J].现代电子技术,2007,30(9):159-161,164.
作者姓名:王强  龚龙庆  时晨
作者单位:西安微电子技术研究所,陕西西安,710075
摘    要:SoC已经成为嵌入式系统必不可少的解决方案。验证如此复杂的嵌入式SoC是非常困难的,系统设计需要新的验证技术更快更好地完成系统功能验证任务。通过比较当前3种主要的嵌入式系统验证技术:软件仿真技术、硬件模拟技术、硬/软件协同验证仿真技术,介绍基于指令集仿真器和FPGA相结合的、面向IP核复用的混合级硬/软件协同验证环境,并提出混合级协同验证总线功能模块的构成。该技术不仅可以提高设计的可信性和验证速度,而且能够继承当前大多数硬件模拟验证方法。

关 键 词:嵌入式系统验证技术  混合级协同验证  指令集仿真器  IP核复用
文章编号:1004-373X(2007)09-159-03
收稿时间:2006-09-06
修稿时间:2006-09-06

A Mixed Level Software and Hardware Co-Verification Solution for Embedded SoC Design
WANG Qiang,GONG Longqing,SHI Chen.A Mixed Level Software and Hardware Co-Verification Solution for Embedded SoC Design[J].Modern Electronic Technique,2007,30(9):159-161,164.
Authors:WANG Qiang  GONG Longqing  SHI Chen
Abstract:SoC has become an indispensable solution in the embedded systems market.The verification of SoC is so difficult that system design need new solution for fuction verification.This paper focuses on three mainly kinds of verification techniques for embedded system:software simulation,hardware emulation,HW/SW co-verification,and introduces mixed level co-verfication solution based on ISS and FPGAs.Finally it describs the detaily model of bus.The solution not only improves the credibility and speed of verification,but also inherits current most method of hardware emulation.
Keywords:FPGA  SoC
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号