首页 | 本学科首页   官方微博 | 高级检索  
     


Hierarchical fault modeling for linear analog circuits
Authors:Naveena Nagi  Jacob A. Abraham
Affiliation:(1) LogicVision, 101 Metro Drive, Third Floor, 95110 San Jose, CA;(2) Computer Engineering Research Center, University of Texas at Austin, ENS 424, 78712-1084 Austin, TX
Abstract:This paper presents a hierarchical fault modeling approach for catastrophic as well as out-of-specification parametric faults in analog circuits. These include both, ac and dc faults in passive as well as active components. The fault models are based on functional error characterization. Case studies based on CMOS and nMOS operational amplifiers are discussed, and a full listing of derived behavioral fault models is presented. These fault models are then mapped to the faulty behavior at the macro-circuit level. Application of these fault models in an efficient fault simulator for analog circuits is also described.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号