Interface optimization for poly silicon/tungsten gates |
| |
Authors: | Sven Schmidbauer Jens Hahn Frank Jakubowski Yu-Wei Ting Jürgen Faul |
| |
Affiliation: | a Qimonda Dresden GmbH & Co OHG, Koenigsbruecker Strasse 180, 01099 Dresden, Germany b Nanya Technology Corporation, Taiwan |
| |
Abstract: | Novel dual work function (DWF) based transistors featuring low gate resistances are presented. The process discussed enables extremely fast array timings easily and is thus key to fulfilling the performance requirements for high performance DRAM chips. The key enabler of the advanced gate integration scheme and its properties is the understanding of tuning the interface contact resistance. The objective of this work was to systematically investigate the role of the interface between poly-Si and metal of DRAM gate structures focused on electrical data. Contact resistance values, speed and elemental analysis information summarize the main findings of the gate development and furthermore the stable control of the very thin film stack in high volume production. |
| |
Keywords: | Gate stack Interface resistance PVD Sputtering GC |
本文献已被 ScienceDirect 等数据库收录! |