首页 | 本学科首页   官方微博 | 高级检索  
     


Polycrystalline silicon thin film transistors fabricated at reducedthermal budgets by utilizing fluorinated gate oxidation
Authors:Kouvatsos  DN Hatalis  MK
Affiliation:Display Res. Lab., Lehigh Univ., Bethlehem, PA ;
Abstract:Polycrystalline silicon thin film transistors have been fabricated at reduced gate oxidation thermal budgets by utilizing NF3-enhanced dry oxidation. Good performance TFTs with effective electron mobility values as high as 38 cm2/V.sec, threshold voltage values near zero, ON/OFF current ratios of up to 5×107 and subthreshold slopes of 0.3 V/dec have been fabricated at an oxidation temperature of 800°C. Stable devices at an electrical stressing field of 3 MV/cm were demonstrated. Thermal gate oxide TFTs have also been fabricated at a maximum temperature of 650°C. The effect of hydrogen plasma passivation was found to depend on process conditions and was correlated with the amount of fluorine in the area near the Si-SiO2 interface. Passivation at low power was always beneficial. Passivation at high power was highly beneficial for a limited amount of interfacial fluorine, but less beneficial or even detrimental when a large fluorine amount in the near interface area was present
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号