Power efficient high-speed DAC for wideband communication applications |
| |
Authors: | Jaejin Jung Sangho Shin Shin-Il Lim Suki Kim Sung-Mo Kang |
| |
Affiliation: | (1) The School of Electronic Engineering and Computer Science, Korea University, Seoul, Korea;(2) Department of Computer Engineering, Seokyeong University, Seoul, Korea;(3) The School of Engineering, University of California, Merced, CA 95343, USA |
| |
Abstract: | This paper demonstrates a power efficient design of high-speed Digital-to-Analog Converters (DACs) for wideband communication systems. For Wireless personal area network applications with a 250 MHz signal bandwidth, a 6 bit DAC capable of two times the Nyquist rate sampling is implemented in a current steering segmented 2 + 4 architecture optimized for power efficiency. Along with a proposed master-slave deglitch circuit, several circuit techniques are investigated to improve dynamic performances such as linearity. Implemented in a 0.18 um CMOS process, our DAC achieved a superior conversion performance over the state-of-the-arts, exhibiting integral nonlinearity of less than 0.27 LSB and differential nonlinearity of less than 0.15 LSB. Measured spurious free dynamic range for 251 MHz output signal is 40.92 dB, with total power consumption at 1 GS/s of 6mW, yielding a figure-of-merits of 78.3 pJ/(conversion step*W). |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|