首页 | 本学科首页   官方微博 | 高级检索  
     


Bit-level pipelined digit-serial multiplier
Authors:A AGGOUN  A ASHUR  M K IBRAHIM
Affiliation:Department of Electrical and Electronic Engineering , University of Nottingham , Nottingham, NG7 2RD, U.K.
Abstract:A new cell architecture for high performance digit-serial computation is presented. The design of this cell is based on the feed forward of the carry digit, which allows a high level of pipelining to increase the throughput rate with minimum latency. This will give designers greater flexibility in finding the best trade-off between hardware cost and throughput rate. A twin-pipe architecture to double the throughput rate of digit-serial/parallel multipliers is also presented. The effects of the number of pipelining levels and the twin architecture on the throughput rate and hardware cost are presented. A two's complement digit-serial/parallel multiplier which can operate on both negative and positive numbers is also presented.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号