首页 | 本学科首页   官方微博 | 高级检索  
     

数字电路并发差错检测的新概念
引用本文:江建慧,闵应骅,施鸿宝.数字电路并发差错检测的新概念[J].计算机研究与发展,1999,36(9):1133-1141.
作者姓名:江建慧  闵应骅  施鸿宝
作者单位:1. 上海铁道大学计算技术研究所,上海,200331;中国科学院计算技术研究所CAD开放实验室,北京,100080
2. 中国科学院计算技术研究所CAD开放实验室,北京,100080
3. 上海铁道大学计算技术研究所,上海,200331
基金项目:国家自然科学基金,上海高等学校青年教师学术基金,中国科学院计算技术研究所 C A D 开放实验室开放课题基金
摘    要:并发差错检测是提高数字电路与系统可信的重要技术。文中建立了一种基于并发差错检测电路的结构模型。它由实现电路基本功能的基本功能模块和实现电路并发差错检测功能的检测器部分联所构成;提出了表征基于部分自校验概念的并发差错检测机制的一组新概念:精简强故障保险、精简强变量分离、精简强自校验、k-容错精简强故障保险、k-容错精简强变量分离和k-容错精简强自校验,并研究了数字电路并发差错检测的主要概念之间的关系

关 键 词:部分自校验  精简强故障保险  精简强变量分离  k-容错精简强故障保险  k-容错精简强变量分离  电路互连

NEW CONCEPTS OF CONCURRENT ERROR DETECTION FOR DIGITAL CIRCUITS
JIANG Jian-Hui,MIN Ying-Hua,SHI Hong-Bao.NEW CONCEPTS OF CONCURRENT ERROR DETECTION FOR DIGITAL CIRCUITS[J].Journal of Computer Research and Development,1999,36(9):1133-1141.
Authors:JIANG Jian-Hui  MIN Ying-Hua  SHI Hong-Bao
Abstract:Concurrent error detection is important for improving dependability of digital circuits and systems. In this paper, a structure module for basic concurrent error detection circuit is built. It is constructed by a basic functional module and a detector. Several new concepts, reduced strongly fault secure, reduced strongly variable disjoint, reduced strongly self checking, k fault tolerant reduced strongly fault secure, k fault tolerant reduced strongly variable disjoint, and k fault tolerant reduced strongly self checking are defined to characterize circuits with partially self checking capability. The relations among all of these concepts about concurrent error detection are presented. Interconnection conditions, with which the basic functional modules and detectors must satisfy to construct basic circuits with different concurrent error detection properties, are proved.
Keywords:partially self  checking  reduced strongly fault secure  reduced strongly variable disjoint
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号