New channel engineering for sub-100 nm MOS devices considering bothcarrier velocity overshoot and statistical performance fluctuations |
| |
Authors: | Mizuno T. |
| |
Affiliation: | Toshiba Adv. LSI Technol. Lab., Yokohama; |
| |
Abstract: | We introduce a new channel engineering design for nano-region SOI and bulk MOSFETs taking into account both carrier velocity overshoot and statistical performance fluctuations. For types of both device, in the high gate drive region, the high field carrier velocity υe is not degraded at channel dopant density Na lower than 1×1017 cm-3, according to an experimental universal relationship between υe and the low field mobility. On the other hand, there is a most suitable Na condition for suppression of statistical threshold voltage fluctuations. This most suitable Na is slightly higher for SOI devices than that for bulk MOSFETs, but it is lower than 1×10 17 cm-3 in both cases. Therefore, this most suitable Na condition is consistent with the above Na condition for carrier velocity. Consequently, new Na conditions for nano region devices are introduced in this study. Na should be designed to be of the order of 1×1016 cm-3 rather than rising by the usual scaling rule, but it is necessary to suppress the short channel effects of SOI and bulk MOSFETs by scaling down the SOI thickness, and to use source/drain junction depth scaling or surface low impurity structures in bulk MOSFETs, respectively |
| |
Keywords: | |
|
|