首页 | 本学科首页   官方微博 | 高级检索  
     

系统芯片的可测性设计与测试
引用本文:谢永乐,陈光.系统芯片的可测性设计与测试[J].微电子学,2006,36(6):749-753,758.
作者姓名:谢永乐  陈光
作者单位:电子科技大学,自动化工程学院,四川,成都,610054
摘    要:阐述了系统芯片(SoC)测试相比传统IC测试的困难,SoC可测性设计与测试结构模型,包括测试存取配置、芯核外测试层,以及测试激励源与测试响应汇聚及其配置特性、实现方法与学术研究进展,介绍了基于可复用内嵌芯核的SoC国际测试标准IEEE P1500的相关规约;最后,建议了在SoC可测性设计及测试中需要密切关注的几个理论问题。

关 键 词:系统芯片  可测性设计  集成电路测试  内嵌芯核
文章编号:1004-3365(2006)06-0749-05
收稿时间:2006-03-09
修稿时间:2006-03-092006-06-26

On Designing-for-Testability and Testing of System-on-a-Chip
XIE Yong-le,CHEN Guang-ju.On Designing-for-Testability and Testing of System-on-a-Chip[J].Microelectronics,2006,36(6):749-753,758.
Authors:XIE Yong-le  CHEN Guang-ju
Affiliation:School of Aurom. Engineer,, Univ. of Elec. Sci. and Technol. of China, Chengdu, Sichuan 610054, P. R. China
Abstract:Challenge in testing System-on-a-Chip(SoC),compared to test of conventional integrated circuits,are commented.Design-for-testability(DFT) and model of test infrastructure,such as test access mechanism,core test wrapper,test source and test sink etc,are described.And their configuration characteristics,implemention approach and progresses in academic research are discussed.Specification of IEEE P1500,an international test standard for SoC's based on reusable embedded cores is introduced in detail.Finally,suggestions are made on some theoretical problems associated with DFT and SoC test,to which close attention should be payed.
Keywords:System-on-a-chip(SoC)  Design-for-testability  IC test  Embedded cores  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号