首页 | 本学科首页   官方微博 | 高级检索  
     

基于频谱平均法的ADC模块性能评估
引用本文:杨一鸣,吴曼青,郑生华. 基于频谱平均法的ADC模块性能评估[J]. 电子工程师, 2007, 33(1): 58-60
作者姓名:杨一鸣  吴曼青  郑生华
作者单位:1. 合肥工业大学计算机与信息学院,安徽省合肥市,230009
2. 合肥工业大学计算机与信息学院,安徽省合肥市,230009;华东电子工程研究所,安徽省合肥市,230031
3. 华东电子工程研究所,安徽省合肥市,230031
摘    要:采用频谱平均法分析时钟抖动和加性白噪声对ADC(A/D转换器)模块噪声基底的影响,推导出噪声基底的数学公式,并通过仿真验证了其正确性。结合公式,改变信号频率或采样频率进行采样,绘出相应的噪声基底频谱,观测噪声基底的变化,可以推断出时钟抖动和加性白噪声的影响,借此评价采样保持电路和外围电路的性能,决定是否要对其进行改进。仿真分析表明,这是一种评估ADC系统性能的好方法,为其改进提供了理论支持。

关 键 词:A/D转换器  频谱平均  噪声基底
修稿时间:2006-04-21

Performance Evaluation of ADC Blocks Based on the Spectrum Averaging Method
YANG Yiming,WU Manqing,ZHENG Shenghua. Performance Evaluation of ADC Blocks Based on the Spectrum Averaging Method[J]. Electronic Engineer, 2007, 33(1): 58-60
Authors:YANG Yiming  WU Manqing  ZHENG Shenghua
Affiliation:1. Hefei University of Technology, Hefei 230009, China ; 2. East China Research Institute of Electronic Engineering, Hefei 230031, China
Abstract:This paper adopts the spectrum averaging method to analyze the effects of clock jitter and the additive white noise to the noise floor of ADC blocks,and derives the noise floor formula,which is validated by computer simulation.Using the formula,and plotting the graphs of noise floor as the function of the signal frequency or sampling frequency,the changes of the noise floor can be observed,from which the effects of clock jitter and the additive white noise can be deduced.Then the performances of the sample/hold circuit and the peripheral circuit are evaluated,so that the decision of whether to improve them can be made.The simulations indicate that this is a good method to evaluate the system performance of ADC and provides a theoretical support for its improving.
Keywords:ADC  spectrum averaging  noise floor
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号