A new carry-free division algorithm and its application to asingle-chip 1024-b RSA processor |
| |
Authors: | Vandemeulebroecke A Vanzieleghem E Denayer T Jespers PGA |
| |
Affiliation: | Microelectron. Lab., Univ. Catholique de Louvain ; |
| |
Abstract: | A carry-free division algorithm is described. It is based on the properties of redundant signed digit (RSD) arithmetic to avoid carry propagation and uses the minimum hardware per bit, i.e. one full adder. Its application to a 1024-b RSA (Rivest, Shamir, and Adelman) cryptographic chip is presented. The features of this new algorithm allowed high performance (8 kb/s for 1024-b words) to be obtained for relatively small area and power consumption (80 mm2 in a 2-μm CMOS process and 500 mW at 25 MHz) |
| |
Keywords: | |
|
|