首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的开关盒互连容错算法的研究
引用本文:须文波,傅毅.基于FPGA的开关盒互连容错算法的研究[J].电子与封装,2006,6(9):26-28,44.
作者姓名:须文波  傅毅
作者单位:江南大学信息工程学院,江苏,无锡,214122;江南大学信息工程学院,江苏,无锡,214122
摘    要:FPGA主要由两个基本部分组成,一是可配置逻辑部件,另一部分就是互联网络,负责对可配置逻辑块间的通信。FPGA内部大约80%的晶体管都是作为可编程开关和缓冲器来完成可编程路由网络工作的。文中主要对出现错误的开关盒阵列中可执行的路径数量进行评估,并且使用算法找到合适的路径,避开错误。

关 键 词:FPGA  开关盒  容错性
文章编号:1681-1070(2006)09-0026-03
收稿时间:2006-03-22
修稿时间:2006-03-22

Research of Interconnect Fault Tolerance of Switch Blocks in FPGA
XU Wen-bo,FU Yi.Research of Interconnect Fault Tolerance of Switch Blocks in FPGA[J].Electronics & Packaging,2006,6(9):26-28,44.
Authors:XU Wen-bo  FU Yi
Affiliation:School of Information Technology, Southern Yangtze University, Wuxi 214122, China
Abstract:The FPGA mainly has two basic parts, one is configurable logic blocks, the other is the interconnection network, it is responsible for communication in CLBs. Over 80% of transistors inside the FPGA are dedicated to the programmable routing network as programmable switches and buffers. The main objective of this paper is to assess the routability of the switch block array in the presence of faults, and to use algorithm to find appropriate route, to avoid fault.
Keywords:FPGA
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号