首页 | 本学科首页   官方微博 | 高级检索  
     


A 6-bit 2 GS/s ADC in 65 nm CMOS
Authors:HaoNan Wang  Tao Wang  YuFeng Yao  Hui Wang  YuHua Cheng
Affiliation:1. Shanghai Research Institute of Microelectronics (SHRIME), Peking University, Shanghai, 201203, China
2. School of Information Science and Technology, Peking University, Beijing, 100871, China
Abstract:A 6-bit 2 GS/s ADC was implemented using a 65 nm digital CMOS technology. The design is based on a single-channel flash ADC architecture, and utilizes interpolating and averaging techniques. A two-stage CML-CMOS high-speed hybrid comparator is designed for optimal speed and power performance. The total power consumption of the converter is 52 mW and the area is 0.24 mm2. The ADC achieves 42.5 dB SFDR and 5.2 bit ENOB at input frequency of 123 MHz, and at Nyquist frequency 37.67 dB SFDR and 4.9 bit ENOB.
Keywords:CMOS  flash ADC  interpolating  averaging  high-speed comparator
本文献已被 CNKI 维普 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号