首页 | 本学科首页   官方微博 | 高级检索  
     


A 5-ns 1-Mb ECL BiCMOS SRAM
Authors:Takada   M. Nakamura   K. Takeshima   T. Furuta   K. Yamazaki   T. Imai   K. Ohi   S. Sekine   Y. Minato   Y. Kimuto   H.
Affiliation:NEC Corp., Kanagawa;
Abstract:A 1-Mword×1-b ECL (emitter coupled logic) 10 K I/O (input/output) compatible SRAM (static random-access memory) with 5-ns typical address access time has been developed using double-level poly-Si, double-level metal, 0.8-μm BiCMOS technology. To achieve 5-ns address access time, high-speed X-address decoding circuits with wired-OR predecoders and ECL-to-CMOS voltage-level converters with partial address decoding function and sensing circuits with small differential signal voltage swing were developed. The die and memory cell sizes are 16.8 mm×6.7 mm and 8.5 μm×5.3 μm, respectively. The active power is 1 W at 100-MHz operation
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号